Categories: Blog

Synopsys advances Test Fusion technology with test points to reduce manufacturing costs and boost quality


Synopsys, Inc. (Nasdaq: SNPS) today announced the availability of Test Fusion technology with new test point functionality, providing design teams with powerful design-for-test (DFT) circuit modifications to reduce silicon test costs by an average of forty percent and increase defect detection while meeting design targets for power, performance, and area. Test Fusion ensures the test points avoid introducing routing congestion and minimize area impact, in contrast to traditional test point implementation techniques. RTL designers can easily deploy test points with a single step that automatically combines Synopsys’ SpyGlass® DFT ADV testability analysis, DFTMAXdesign-for-test, and Synopsys synthesis products, then run TetraMAX® II automatic test pattern generation (ATPG) to create efficient silicon manufacturing tests. The solution is fully certified to comply with the ISO 26262 automotive functional safety standard and is widely deployed among semiconductor manufacturers.

To meet lower cost and increasing quality requirements, semiconductor manufacturers seek new technologies to improve detecting defective silicon prior to shipment. Several industry segments, such as automotive, are challenged to meet manufacturing test cost goals while achieving quality levels for their integrated circuits (ICs) of less than one defective part per million. Synopsys test points assist meeting these requirements by modifying the design to improve the ability of TetraMAX II to generate silicon test programs. SpyGlass DFT ADV analyzes designs and determines the most optimal and effective locations for test points that both decrease test pattern volume and increase defect coverage. Test Fusion technology ensures DFTMAX and Synopsys synthesis tools work in combination to implement the test points at the selected locations while minimizing routing using physical design data. Furthermore, Test Fusion provides an unprecedented reduction of area and congestion by enabling multiple test points to share a single test register based on physical proximity.

“Semiconductor companies are increasingly concerned about meeting manufacturing test quality and cost goals while achieving IC area, power, and performance goals within predictable design schedules,” said Steve Pateras, senior director of marketing for Test Automation in Synopsys’ Design Group. “Physically-aware test points are just one of several innovative Test Fusion technologies we are bringing to market to address this growing challenge.”



Source link

sdavis

Share
Published by
sdavis

Recent Posts

High TLCI Illumination for Accurate Color in Telework & Indoor Video Recording — LED professional

Over the past 50 years, Nichia has demonstrated its commitment to improving the overall performance…

3 years ago

Blueglass to Aquire US Laser Diode Facility — LED professional

To fund the acquisition and ongoing operation of the production facility, BluGlass has secured A$3.4…

3 years ago

High-performance for wavelengths in infrared

New CAS 140D IR spectroradiometer with improved optical and electronic components offer the user higher…

3 years ago

Seoul Semiconductor Relocates Headquarters of Automobile Division to Germany — LED professional

SSC boasts world's only LED and LD technology for vehicles using all wavelengths of light…

3 years ago

Panel technology: HELLA develops new design concepts for the vehicle front end

  ​E-cars do not have a classic radiator grille, so the front of the vehicle…

3 years ago

Data Reporting, Diagnostics, Sensors and NLCs Added to ANSI C137.4-2021 Standard for Digital Lighting Control — LED professional

“We welcome the further alignment of ANSI C137.4-2021 and D4i, which is expected to lead…

3 years ago